Recent from talks
All channels
Be the first to start a discussion here.
Be the first to start a discussion here.
Be the first to start a discussion here.
Be the first to start a discussion here.
Welcome to the community hub built to collect knowledge and have discussions related to Socket P.
Nothing was collected or created yet.
Socket P
View on Wikipediafrom Wikipedia
This article needs to be updated. (December 2018) |
| Type | PGA |
|---|---|
| Chip form factors | Flip-chip pin grid array |
| Contacts | 478 (not to be confused with the older Socket 478 or the similar Socket 479) |
| FSB frequency | 400 MT/s, 533 MT/s, 667 MT/s, 800 MT/s, 1066 MT/s |
| Processor dimensions | 35 mm × 35 mm
|
| Predecessor | Socket M |
| Successor | rPGA 988A |
This article is part of the CPU socket series | |
The Intel Socket P (mPGA478MN) is the mobile processor socket replacement for Core microarchitecture chips such as Core 2 Duo.[1] It launched on May 9, 2007, as part of the Santa Rosa platform with the Merom and Penryn processors.
Technical specifications
[edit]
The front-side bus (FSB) of CPUs that install in Socket P can run at 400, 533, 667, 800, or 1066 MT/s. By adapting the multiplier the frequency of the CPU can throttle up or down to save power, given that all Socket P CPUs support EIST, except for Celeron that do not support EIST. Socket P has 478 pins, but is not electrically pin-compatible with Socket M or Socket 478. Socket P is also known as a 478-pin Micro FCPGA or μFCPGA-478. On the plastic grid is printed mPGA478MN.
See also
[edit]External links
[edit]References
[edit]- ^ "CPU list for socket P". www.cpu-monkey.com. Retrieved 2025-11-08.
Socket P
View on Grokipediafrom Grokipedia
Socket P is a mobile CPU socket developed by Intel, utilizing a 478-pin micro pin grid array (mPGA478MN) design for laptop processors based on the Core microarchitecture.[1] Introduced in January 2008 with the launch of the first Penryn-based mobile chips, it supports dual-core and quad-core processors with front-side bus (FSB) speeds ranging from 533 to 1066 MT/s and thermal design powers (TDP) typically between 5.5 W and 45 W.[2]
The socket was created to accommodate Intel's 45 nm Penryn microarchitecture, enabling improvements in power efficiency and performance over prior 65 nm Merom designs while maintaining compatibility with updated mobile platforms like the Cantiga chipset.[3] Key supported processor families include the Core 2 Duo (e.g., T8100 at 2.1 GHz and P9500 at 2.53 GHz), Core 2 Extreme (e.g., X9000 series), Pentium Dual-Core (e.g., T4xxx series), and Celeron (e.g., 900 series such as 925), all featuring shared L2 cache sizes from 1 MB to 6 MB and support for SSE4.1 instructions.[4] Unlike its predecessor Socket M, Socket P includes keying differences (blocked pins A1 and B1) to ensure incompatibility with older CPUs, promoting adoption of the newer 45 nm technology.[5]
Socket P played a pivotal role in mid-to-late 2000s laptop designs, powering high-performance notebooks until it was superseded by Socket G1 in 2010 for the 32 nm Westmere-based Arrandale processors, which introduced integrated graphics and a shift to direct media interface (DMI) over FSB.[6] Its legacy endures in upgrade communities for compatible vintage laptops, where it allows enhancements in clock speeds and cache without changing the motherboard socket.[7]
Introduction and History
Release and Development
Socket P was introduced by Intel on May 9, 2007, alongside the Santa Rosa platform, marking the fourth generation of the Centrino mobile technology lineup.[8] This launch succeeded the Napa platform and focused on enhancing notebook performance through updated core logic, networking components, and processor interfaces tailored for mobile environments.[9] The socket was developed specifically for mobile processors based on the Core microarchitecture, including the Merom core, to address key challenges in power consumption and heat dissipation in portable systems.[10] As the direct successor to Socket M, it enabled improvements in energy efficiency via features like Dynamic Front Side Bus Switching, which reduced the bus speed from 800 MT/s to 400 MT/s during low-activity periods, and Enhanced Intel Deeper Sleep, allowing longer residency in low-power C4 states.[10] These advancements built on the Merom core's inherent design for better thermal management and overall power optimization compared to prior architectures.[9] Engineering priorities for Socket P included support for elevated front-side bus (FSB) speeds reaching up to 1066 MT/s in later implementations, alongside seamless integration with DDR2-667 memory to balance performance and battery life in notebooks. Initially paired with the Intel Core 2 Duo T7xxx series processors, such as the T7700 operating at 2.4 GHz, the socket facilitated the Santa Rosa platform's rollout with an 800 MT/s FSB baseline.[10]Platform Integration
Socket P was primarily integrated into Intel's Santa Rosa mobile platform, launched in 2007, which utilized the Mobile Intel 965 Express Chipset Family, including the PM965, GM965, and GL960 variants.[11] These chipsets provided support for dual-channel DDR2 memory configurations at speeds of 533 MHz or 667 MHz, with a maximum capacity of 4 GB, enabling enhanced multitasking and graphics performance in notebook systems.[11] The PM965 targeted high-end applications with PCI Express x16 graphics support, while the GM965 incorporated integrated Mobile Intel Graphics Media Accelerator X3100 for broader compatibility, and the GL960 served entry-level needs with basic integrated graphics.[11] Subsequent integration occurred with the Cantiga platform in 2008, part of Intel's Mobile Intel 4 Series Express Chipset Family (such as GM45 and PM45), which extended Socket P compatibility to Penryn processors on the 45 nm process.[12] This update allowed for higher clock speeds and improved power efficiency over the initial Merom-based implementations, supporting front-side bus frequencies up to 1066 MHz and maintaining DDR2 memory compatibility while introducing better integrated graphics options like the GMA 4500MHD.[12] The Cantiga platform facilitated a seamless upgrade path for Socket P systems, emphasizing scalability for evolving mobile workloads without requiring socket changes.[12] The integration of Socket P into these platforms significantly influenced the mobile ecosystem by enabling the design of thinner and more power-efficient laptops, with Santa Rosa systems achieving up to 15% longer battery life compared to prior generations—reaching as much as 9.4 hours in optimized configurations.[13] A key enabler was Intel Turbo Memory, a NAND flash caching technology that reduced hard disk accesses, accelerated application loading, and shortened boot times by caching frequently used data.[14] This contributed to overall system responsiveness and thermal efficiency, allowing manufacturers to prioritize slim form factors without sacrificing performance. Market rollout of Socket P-based systems began in mid-2007, with major original equipment manufacturers (OEMs) like Dell, Hewlett-Packard, and Lenovo rapidly adopting the Santa Rosa platform across their notebook lines, resulting in over 230 new designs certified for Centrino Duo technology.[13] By 2008, Cantiga integration further expanded availability, solidifying Socket P's role in mainstream mobile computing until the shift to successor sockets.[15]Design and Technical Specifications
Form Factor and Pin Configuration
Socket P utilizes a micro Pin Grid Array (mPGA) configuration designated as mPGA478MN, featuring 478 pins for connecting mobile Intel processors to the motherboard.[16] This design is tailored for notebook applications, with a compact processor package measuring 35 mm × 35 mm to accommodate slim chassis designs. The socket incorporates a Zero Insertion Force (ZIF) mechanism, allowing the processor to be inserted and secured without applying direct pressure to the pins, thereby reducing wear during installation and removal.[17] Alignment keys, implemented through specific blocked pin positions, ensure proper orientation and prevent misinstallation that could damage components.[18] The pin layout distributes power, ground, and signal connections evenly across the grid, promoting balanced electrical loading and effective heat dissipation in thermally constrained mobile environments. Mechanically, Socket P supports the removal of the processor's integrated heat spreader (IHS) lid to facilitate direct attachment of cooling solutions, enhancing thermal management in notebook systems.[19] It is engineered to handle thermal design power (TDP) ratings up to 44 W, suitable for dual-core mobile processors like the Core 2 Duo T7700 series.[20][21] Although sharing the same pin count as its predecessor Socket M, Socket P features a remapped pinout, rendering it electrically incompatible.[22]Electrical and Interface Features
Socket P employs a Front Side Bus (FSB) architecture supporting data transfer rates of 400, 533, 667, 800, and 1066 MT/s, implemented through differential signaling on the BCLK[1:0] pins to minimize noise and ensure high-speed communication between the processor and chipset.[23] Core voltage for processors in this socket ranges from 0.75 V to 1.35 V, with I/O voltage specified at 1.05 V; Enhanced Intel SpeedStep Technology (EIST) enables dynamic scaling of frequency and voltage for power efficiency, excluding Celeron models which lack this capability.[24] Power delivery utilizes multi-phase voltage regulator modules (VRMs) with integrated decoupling capacitors on the package to provide stable supply and reduce voltage droop under load, aligned to a 35 W thermal design power (TDP) envelope typical for mobile platforms.[23] The interface protocols facilitate memory controller integration through the FSB, supporting DDR2 memory speeds up to 800 MHz or DDR3 up to 1066 MHz via source-synchronous AGTL+ signaling, depending on the chipset. Santa Rosa platforms support DDR2 up to 667 MHz, while later Cantiga platforms support DDR3 up to 1066 MHz.[24][25]Supported Processors
Core 2 Duo and Extreme Models
The Core 2 Duo processors designed for Socket P encompassed several series targeting high-performance mobile applications, including the T5xxx, T6xxx, T7xxx, T8xxx, and T9xxx lines. These dual-core models, built on Intel's Core microarchitecture, utilized either the 65 nm Merom process or the 45 nm Penryn process, providing support for 64-bit instructions across the lineup. Later Penryn-based variants, such as those in the T8xxx and T9xxx series, introduced SSE4.1 extensions for enhanced vector processing capabilities.[26][27] Representative examples from the Core 2 Duo series highlight the progression in clock speeds, cache sizes, and front-side bus (FSB) frequencies enabled by Socket P's architecture. The T5xxx series featured entry-to-midrange options like the T5600, operating at 1.83 GHz with 2 MB of shared L2 cache and a 667 MT/s FSB, maintaining a 35 W thermal design power (TDP) for balanced efficiency in premium laptops.[28][29] The T6xxx series advanced to models such as the T6600 at 2.20 GHz, retaining 2 MB L2 cache but upgrading to an 800 MT/s FSB, also at 35 W TDP, to support more demanding workloads.[30][31] In the T7xxx series, the T7800 delivered 2.60 GHz performance with 4 MB L2 cache and 800 MT/s FSB, optimized for 35 W TDP in high-end mobile systems.[32][33] Higher-tier series emphasized larger caches and faster buses for superior multitasking and application performance. The T8xxx/P8xxx series included variants like the P8600, clocked at 2.40 GHz with 3 MB L2 cache and 1066 MT/s FSB, sustaining 25 W TDP to cater to professional laptop users.[34][35] Similarly, the T9xxx series offered models such as the T9400 at 2.53 GHz, featuring 6 MB L2 cache and 1066 MT/s FSB, with SSE4.1 support and 35 W TDP for sustained high-performance computing in premium configurations.[36][37] The Core 2 Extreme series extended Socket P's capabilities with unlocked multipliers for overclocking potential, targeting enthusiasts and professional mobile users. The X7xxx lineup, based on 65 nm Merom, included the X7800 at 2.60 GHz with 4 MB L2 cache and 800 MT/s FSB, rated at 44 W TDP to enable aggressive performance tuning.[38][39] The X9xxx series, shifting to 45 nm Penryn with SSE4.1, featured the X9100 at 3.06 GHz, 6 MB L2 cache, and 1066 MT/s FSB, also at 44 W TDP, for top-tier dual-core execution.[40][41] Complementing these, the quad-core QX9300 variant operated at 2.53 GHz with 12 MB total L2 cache (6 MB per dual-core module), 1066 MT/s FSB, unlocked multiplier, and 45 W TDP, providing extreme multithreaded performance in elite laptops.[42][43][44]| Series | Example Model | Clock Speed | L2 Cache | FSB | TDP | Process Node |
|---|---|---|---|---|---|---|
| T5xxx | T5600 | 1.83 GHz | 2 MB | 667 MT/s | 35 W | 65 nm (Merom) |
| T6xxx | T6600 | 2.20 GHz | 2 MB | 800 MT/s | 35 W | 45 nm (Penryn) |
| T7xxx | T7800 | 2.60 GHz | 4 MB | 800 MT/s | 35 W | 65 nm (Merom) |
| T8xxx/P8xxx | P8600 | 2.40 GHz | 3 MB | 1066 MT/s | 25 W | 45 nm (Penryn) |
| T9xxx | T9400 | 2.53 GHz | 6 MB | 1066 MT/s | 35 W | 45 nm (Penryn) |
| X7xxx | X7800 | 2.60 GHz | 4 MB | 800 MT/s | 44 W | 65 nm (Merom) |
| X9xxx | X9100 | 3.06 GHz | 6 MB | 1066 MT/s | 44 W | 45 nm (Penryn) |
| QX9300 | QX9300 | 2.53 GHz | 12 MB | 1066 MT/s | 45 W | 45 nm (Penryn) |