Hubbry Logo
Socket PSocket PMain
Open search
Socket P
Community hub
Socket P
logo
8 pages, 0 posts
0 subscribers
Be the first to start a discussion here.
Be the first to start a discussion here.
Socket P
Socket P
from Wikipedia
Socket P
TypePGA
Chip form factorsFlip-chip pin grid array
Contacts478 (not to be confused with the older Socket 478 or the similar Socket 479)
FSB frequency400 MT/s, 533 MT/s, 667 MT/s, 800 MT/s, 1066 MT/s
Processor dimensions35 mm × 35 mm
Intel Core 2 Duo
T5xx0*, T6xx0, T7xx0*, T8x00, T9xx0, P7xx0, P8xx0, P9xx0 )
* some use socket M--see List of Intel Core 2 microprocessors#Dual-Core Notebook processors
Intel Core 2 Quad
Q9x00
Intel Core 2 Extreme
X7x00, X9x00, QX9300
Intel Pentium Dual-Core
T23x0, T2410, T3x00, T4x00
Intel Celeron M
PredecessorSocket M
SuccessorrPGA 988A

This article is part of the CPU socket series

The Intel Socket P (mPGA478MN) is the mobile processor socket replacement for Core microarchitecture chips such as Core 2 Duo.[1] It launched on May 9, 2007, as part of the Santa Rosa platform with the Merom and Penryn processors.

Technical specifications

[edit]
Intel Core 2 Duo T9600 CPU showing Socket P

The front-side bus (FSB) of CPUs that install in Socket P can run at 400, 533, 667, 800, or 1066 MT/s. By adapting the multiplier the frequency of the CPU can throttle up or down to save power, given that all Socket P CPUs support EIST, except for Celeron that do not support EIST. Socket P has 478 pins, but is not electrically pin-compatible with Socket M or Socket 478. Socket P is also known as a 478-pin Micro FCPGA or μFCPGA-478. On the plastic grid is printed mPGA478MN.

See also

[edit]
[edit]

References

[edit]
Revisions and contributorsEdit on WikipediaRead on Wikipedia
from Grokipedia
Socket P is a mobile CPU socket developed by , utilizing a 478-pin micro pin grid array (mPGA478MN) design for laptop processors based on the Core microarchitecture. Introduced in January 2008 with the launch of the first Penryn-based mobile chips, it supports dual-core and quad-core processors with (FSB) speeds ranging from 533 to 1066 MT/s and thermal design powers (TDP) typically between 5.5 W and 45 W. The socket was created to accommodate Intel's 45 nm Penryn microarchitecture, enabling improvements in power efficiency and performance over prior 65 nm Merom designs while maintaining compatibility with updated mobile platforms like the Cantiga chipset. Key supported processor families include the Core 2 Duo (e.g., T8100 at 2.1 GHz and P9500 at 2.53 GHz), Core 2 Extreme (e.g., X9000 series), Pentium Dual-Core (e.g., T4xxx series), and Celeron (e.g., 900 series such as 925), all featuring shared L2 cache sizes from 1 MB to 6 MB and support for SSE4.1 instructions. Unlike its predecessor Socket M, Socket P includes keying differences (blocked pins A1 and B1) to ensure incompatibility with older CPUs, promoting adoption of the newer 45 nm technology. Socket P played a pivotal role in mid-to-late 2000s designs, powering high-performance notebooks until it was superseded by in 2010 for the 32 nm Westmere-based Arrandale processors, which introduced integrated graphics and a shift to (DMI) over FSB. Its legacy endures in upgrade communities for compatible vintage , where it allows enhancements in clock speeds and cache without changing the socket.

Introduction and History

Release and Development

Socket P was introduced by on May 9, 2007, alongside the Santa Rosa platform, marking the fourth generation of the mobile technology lineup. This launch succeeded the Napa platform and focused on enhancing performance through updated core logic, networking components, and processor interfaces tailored for mobile environments. The socket was developed specifically for mobile processors based on the Core microarchitecture, including the Merom core, to address key challenges in power consumption and heat dissipation in portable systems. As the direct successor to Socket M, it enabled improvements in energy efficiency via features like Dynamic Front Side Bus Switching, which reduced the bus speed from 800 MT/s to 400 MT/s during low-activity periods, and Enhanced Intel Deeper Sleep, allowing longer residency in low-power C4 states. These advancements built on the Merom core's inherent design for better and overall power optimization compared to prior architectures. Engineering priorities for Socket P included support for elevated front-side bus (FSB) speeds reaching up to 1066 MT/s in later implementations, alongside seamless integration with DDR2-667 memory to balance performance and battery life in notebooks. Initially paired with the Duo T7xxx series processors, such as the T7700 operating at 2.4 GHz, the socket facilitated the Santa Rosa platform's rollout with an 800 MT/s FSB baseline.

Platform Integration

Socket P was primarily integrated into Intel's Santa Rosa mobile platform, launched in 2007, which utilized the Mobile 965 Express Chipset Family, including the PM965, GM965, and GL960 variants. These chipsets provided support for dual-channel DDR2 memory configurations at speeds of 533 MHz or 667 MHz, with a maximum capacity of 4 GB, enabling enhanced multitasking and performance in notebook systems. The PM965 targeted high-end applications with x16 support, while the GM965 incorporated integrated Mobile Graphics Media Accelerator X3100 for broader compatibility, and the GL960 served entry-level needs with basic integrated . Subsequent integration occurred with the Cantiga platform in 2008, part of 's Mobile Intel 4 Series Express Chipset Family (such as GM45 and PM45), which extended Socket P compatibility to Penryn processors on the . This update allowed for higher clock speeds and improved power efficiency over the initial Merom-based implementations, supporting frequencies up to 1066 MHz and maintaining DDR2 compatibility while introducing better integrated options like the GMA 4500MHD. The Cantiga platform facilitated a seamless upgrade path for Socket P systems, emphasizing scalability for evolving mobile workloads without requiring socket changes. The integration of Socket P into these platforms significantly influenced the mobile ecosystem by enabling the design of thinner and more power-efficient laptops, with Santa Rosa systems achieving up to 15% longer battery life compared to prior generations—reaching as much as 9.4 hours in optimized configurations. A key enabler was Intel Turbo Memory, a NAND flash caching technology that reduced hard disk accesses, accelerated application loading, and shortened times by caching frequently used data. This contributed to overall system responsiveness and , allowing manufacturers to prioritize slim form factors without sacrificing performance. Market rollout of Socket P-based systems began in mid-2007, with major original equipment manufacturers (OEMs) like , , and rapidly adopting the Santa Rosa platform across their notebook lines, resulting in over 230 new designs certified for Centrino Duo technology. By 2008, Cantiga integration further expanded availability, solidifying Socket P's role in mainstream until the shift to successor sockets.

Design and Technical Specifications

Form Factor and Pin Configuration

Socket P utilizes a micro Pin Grid Array (mPGA) configuration designated as mPGA478MN, featuring 478 pins for connecting mobile processors to the . This design is tailored for applications, with a compact processor package measuring 35 mm × 35 mm to accommodate slim designs. The socket incorporates a (ZIF) mechanism, allowing the processor to be inserted and secured without applying direct pressure to the pins, thereby reducing wear during installation and removal. Alignment keys, implemented through specific blocked pin positions, ensure proper orientation and prevent misinstallation that could damage components. The pin layout distributes power, ground, and signal connections evenly across the grid, promoting balanced electrical loading and effective heat dissipation in thermally constrained mobile environments. Mechanically, Socket P supports the removal of the processor's integrated (IHS) lid to facilitate direct attachment of cooling solutions, enhancing in notebook systems. It is engineered to handle (TDP) ratings up to 44 W, suitable for dual-core mobile processors like 2 Duo T7700 series. Although sharing the same pin count as its predecessor Socket M, Socket P features a remapped pinout, rendering it electrically incompatible.

Electrical and Interface Features

Socket P employs a Front Side Bus (FSB) architecture supporting data transfer rates of 400, 533, 667, 800, and 1066 MT/s, implemented through differential signaling on the BCLK[1:0] pins to minimize noise and ensure high-speed communication between the processor and chipset. Core voltage for processors in this socket ranges from 0.75 V to 1.35 V, with I/O voltage specified at 1.05 V; Enhanced Intel SpeedStep Technology (EIST) enables dynamic scaling of frequency and voltage for power efficiency, excluding Celeron models which lack this capability. Power delivery utilizes multi-phase modules (VRMs) with integrated decoupling capacitors on the package to provide stable supply and reduce voltage droop under load, aligned to a 35 W (TDP) envelope typical for mobile platforms. The interface protocols facilitate integration through the FSB, supporting DDR2 memory speeds up to 800 MHz or DDR3 up to 1066 MHz via source-synchronous AGTL+ signaling, depending on the . Santa Rosa platforms support DDR2 up to 667 MHz, while later Cantiga platforms support DDR3 up to 1066 MHz.

Supported Processors

Core 2 Duo and Extreme Models

The Core 2 Duo processors designed for Socket P encompassed several series targeting high-performance mobile applications, including the T5xxx, T6xxx, T7xxx, T8xxx, and T9xxx lines. These dual-core models, built on Intel's , utilized either the 65 nm Merom process or the 45 nm Penryn process, providing support for 64-bit instructions across the lineup. Later Penryn-based variants, such as those in the T8xxx and T9xxx series, introduced SSE4.1 extensions for enhanced vector processing capabilities. Representative examples from the Core 2 Duo series highlight the progression in clock speeds, cache sizes, and (FSB) frequencies enabled by Socket P's architecture. The T5xxx series featured entry-to-midrange options like the T5600, operating at 1.83 GHz with 2 MB of shared L2 cache and a 667 MT/s FSB, maintaining a 35 W (TDP) for balanced efficiency in premium laptops. The T6xxx series advanced to models such as the T6600 at 2.20 GHz, retaining 2 MB L2 cache but upgrading to an 800 MT/s FSB, also at 35 W TDP, to support more demanding workloads. In the T7xxx series, the T7800 delivered 2.60 GHz performance with 4 MB L2 cache and 800 MT/s FSB, optimized for 35 W TDP in high-end mobile systems. Higher-tier series emphasized larger caches and faster buses for superior multitasking and application performance. The T8xxx/P8xxx series included variants like the P8600, clocked at 2.40 GHz with 3 MB L2 cache and 1066 MT/s FSB, sustaining 25 W TDP to cater to professional users. Similarly, the T9xxx series offered models such as the T9400 at 2.53 GHz, featuring 6 MB L2 cache and 1066 MT/s FSB, with SSE4.1 support and 35 W TDP for sustained in premium configurations. The Core 2 Extreme series extended Socket P's capabilities with unlocked multipliers for potential, targeting enthusiasts and professional mobile users. The X7xxx lineup, based on 65 nm Merom, included the X7800 at 2.60 GHz with 4 MB L2 cache and 800 MT/s FSB, rated at 44 W TDP to enable aggressive . The X9xxx series, shifting to 45 nm Penryn with SSE4.1, featured the X9100 at 3.06 GHz, 6 MB L2 cache, and 1066 MT/s FSB, also at 44 W TDP, for top-tier dual-core execution. Complementing these, the quad-core QX9300 variant operated at 2.53 GHz with 12 MB total L2 cache (6 MB per dual-core module), 1066 MT/s FSB, unlocked multiplier, and 45 W TDP, providing extreme multithreaded performance in elite laptops.
SeriesExample ModelClock SpeedL2 CacheFSBTDPProcess Node
T5xxxT56001.83 GHz2 MB667 MT/s35 W65 nm (Merom)
T6xxxT66002.20 GHz2 MB800 MT/s35 W45 nm (Penryn)
T7xxxT78002.60 GHz4 MB800 MT/s35 W65 nm (Merom)
T8xxx/P8xxxP86002.40 GHz3 MB1066 MT/s25 W45 nm (Penryn)
T9xxxT94002.53 GHz6 MB1066 MT/s35 W45 nm (Penryn)
X7xxxX78002.60 GHz4 MB800 MT/s44 W65 nm (Merom)
X9xxxX91003.06 GHz6 MB1066 MT/s44 W45 nm (Penryn)
QX9300QX93002.53 GHz12 MB1066 MT/s45 W45 nm (Penryn)

Quad-Core and Entry-Level Models

The Socket P platform supported a limited range of quad-core processors in the Core 2 Quad series, aimed at providing multi-threaded performance for mainstream without the higher power demands of desktop equivalents. These were based on the 45 nm Penryn microarchitecture and featured a total of 6 MB shared L2 cache across four cores, with (FSB) speeds up to 1066 MT/s and a (TDP) of 45 W. Representative models include the Q9000, clocked at 2.00 GHz, which was designed for balanced performance in multitasking scenarios typical of laptops. Similarly, the Q9100 operated at 2.267 GHz, offering slightly higher clock speeds for improved responsiveness in applications like on consumer notebooks. These quad-core variants were integrated into the Cantiga platform to leverage Penryn's efficiency gains. Entry-level processors for Socket P emphasized affordability and low power consumption, targeting budget-oriented mobile devices with reduced features compared to higher-end Core 2 models. The Pentium Dual-Core series, built on both 65 nm Merom and 45 nm Penryn architectures, provided dual-core processing with 1 MB shared L2 cache and FSB speeds ranging from 533 to 800 MT/s, maintaining a standard TDP of 35 W for prolonged battery life in ultraportables. Early examples like the T2310 ran at 1.46 GHz with a 533 MT/s FSB, suitable for basic office tasks and web browsing. Later models, such as the T3200 at 2.00 GHz and 800 MT/s FSB or the T4300 at 2.10 GHz, improved clock speeds while retaining cost-efficient designs with halved cache sizes relative to Core 2 Duo equivalents, supporting but lacking SSE4.1 instructions in both Merom- and certain Penryn-based variants, such as the T4300. The M series represented the lowest tier for Socket P, focusing on single-core efficiency for entry-level business and educational notebooks with minimal power draw. Models in the 500 series, fabricated on the 65 nm Merom process, featured 1 MB L2 cache and a 533 MT/s FSB, with a TDP of 31 W; for instance, the 530 operated at 1.73 GHz. These processors prioritized cost reduction through smaller cache and the absence of features like Enhanced SpeedStep Technology (EIST) and , while still offering 64-bit support and instructions, but no SSE4. The later 700 series, based on 45 nm Penryn, included models like the 723 at 1.06 GHz with 1 MB L2 cache, 533 MT/s FSB, 31 W TDP, and added SSE4.1 support. Overall, quad-core and entry-level Socket P processors were widely deployed in consumer and corporate laptops from 2007 to 2009, enabling reliable performance for everyday productivity without advanced multimedia capabilities.

Compatibility and Comparisons

Differences from Predecessor Sockets

Socket P directly replaces , a mobile processor interface introduced by in 2006 as an mPGA478 package for the Napa platform supporting Core Duo and early Core 2 Duo processors. Despite sharing the same 478-pin count, Socket P is not pin-compatible with Socket M due to remapped pin assignments and different keying (blocked pins at A1/B1 on P versus A1/A2 on M), which prevents direct processor swaps and requires new motherboards. These changes in pin configuration were designed to improve power routing and signaling integrity for higher-performance mobile platforms. Socket P also supported select late Merom processors with 800 MT/s FSB, bridging the transition to Penryn. Key advancements in Socket P include support for (FSB) speeds up to 1066 MT/s, compared to a maximum of 667 MT/s on Socket M, enabling better and overall system performance for processors like the 45 nm Penryn family. It also introduces an enhanced thermal interface to support the power efficiency improvements of 45 nm process chips over the 65 nm predecessors on Socket M. Additionally, Socket P features FSB throttling capabilities (down to 400 MT/s when idle), reducing overall platform power draw in battery-constrained mobile environments. This incompatibility extends to desktop sockets like , as the pin assignments differ significantly, making cross-usage impossible without unreliable adapters that are not recommended by due to potential damage from mismatched voltage and signaling. The Santa Rosa platform enforced these socket changes to integrate higher FSB Merom processors and prepare for Penryn upgrades. Upgrading to Socket P-based systems, such as those with Merom or Penryn processors, necessitated entirely new motherboards, as Socket M boards could not support the new interface. However, this transition was somewhat eased for users coming from older Yonah-based (Core Duo) systems on Socket M, since the Core 2 architecture provided backward-compatible instruction sets and similar power envelopes in entry-level models.

Transition to Successor Sockets

The transition from Socket P began in 2009 with the introduction of Socket G1 (rPGA988A), which supported the mobile variants of Intel's Nehalem microarchitecture, including processors like the Core i7-640M and Core i5-520M. This socket featured 988 pins and was designed to accommodate the architectural changes in Nehalem, marking the end of the Front Side Bus (FSB) era for mobile platforms. Socket P's 478-pin configuration and support for FSB speeds up to 1066 MT/s became limiting factors as Intel shifted toward higher-bandwidth interfaces. The primary reasons for this transition were the integration of a memory controller directly into the processor die and the adoption of the (DMI) for CPU-to-chipset communication in Nehalem-based designs like Arrandale and Clarksfield. These changes eliminated the need for the external FSB used in Socket P systems, enabling better memory bandwidth with DDR3 support up to 1333 MT/s and improved overall efficiency for mobile applications. Penryn processors, the final major family for Socket P, represented the peak of the Core 2 architecture on this socket but could not scale to the new interconnect requirements. Production of Socket P motherboards and compatible platforms effectively concluded around 2009, coinciding with the launch of the last processors such as the Core 2 Duo T9900 in June of that year. The ecosystem shifted rapidly to platforms based on Intel's 5 Series chipsets like PM55. This was followed by (rPGA988B) in 2011 for mobile processors, which maintained socketed designs but introduced further refinements for DDR3-1600 support. The phase-out accelerated with the move to soldered Ball Grid Array (BGA) packages starting in 2012 with Ivy Bridge mobile processors, such as the Core i7-3612QM in FCBGA1023 format. This shift to BGA eliminated upgradability entirely for subsequent generations, prioritizing thinner designs and integrated SoCs for ultrabooks and tablets. Socket P's legacy lay in sustaining Core 2 mobile dominance for approximately two to three years from its 2007 debut, powering efficient dual- and quad-core laptops during that period. However, there was no official upgrade path from Socket P, necessitating complete platform replacements for users transitioning to Nehalem or later architectures.

References

Add your contribution
Related Hubs
User Avatar
No comments yet.